

## 112-1 SoC Design Laboratory Lab1 submission guide

Teacher: Jiin Lai

TA:陳揚哲

# TO ALL STATE OF THE STATE OF TH

### Lab1 Contents

- Xilinx tool installation on VM ubuntu (If you have install VMWare, skip it)
  - Install Oracle VM VirtualBox 6.1.42 and Extension pack
    - Refer to Ubuntu\_VM\_on\_Windows Page.2
  - Install Xilinx suite tool (vitis, vitis\_hls, vivado)
    - Refer to Vitis\_on\_Ubuntu\_VM
- Complete course-lab\_1
  - Export multip\_2num IP
  - Deploy on PNYQ-Z2 / KV260
    - OnlineFPGA manual
- Report
- course-lab\_1 github



### Tool Installation

- The screenshot of Xilinx tools
  - Check your tool version





### Co-Simulation Log

- Co-simulation log (TopFunctionName\_csim.log)
  - Transcript of your testbench
- Usually located at VitisHLSProjectName/solution1/csim/report

# 781867114

MMM

### Synthesis Report

- Synthesis Summary Report (csynth.rpt)
  - Summary report of your IP
- Synthesis Detail Report (TopFunctionName\_csynth.rpt)
  - Detailed reports of your top function and sub-function
- Usually located at VitisHLSProjectName/solution1/syn/report



### Bitstream and Hardware Handoff

- Bitstream (.bit)
  - Contains the programming information for FPGA device
  - Usually located at :
    - VivadoProjectName/ VivadoProjectName.runs/impl\_1/design\_1\_wrapper.bit

```
> wd_Multip2Num > wd_Multip2Num.runs > impl_1
design_1_wrapper.bit
```

- Hardware Handoff (.hwh)
  - Contain block design information and is used by software tools to a targeted application
  - Usually located at :
    - VivadoProjectName/VivadoProjectName.gen/sources\_1/bd/design\_1/ hw\_handoff/design\_1.hwh

```
> wd_Multip2Num > wd_Multip2Num.gen > sources_1 > bd > design_1 > hw_handoff
design_1.hwh
```



### Online FPGA Remote Login

- We have set up some PYNQ-Z2/KV260 boards in the lab. You can use them remotely
- Refer to OnlineFPGA使用者手册\_20230620.pdf
- IP: 140.112.207.200: 1000
- Specify username: boledupynq
- password : boledupynq



### Lab1 Submission File

- Folder Hierarchy:
  - StudentID\_lab1/
    - Lab1/
      - screenshot of Xilinx tool installation (.jpg, .png)
      - .hwh, .bit (generated from vivado)
      - csynth.rpt, xxx\_csynth.rpt, xxx\_csim.log (generated from vitis\_hls)
      - report.pdf
  - Compress all above files in a single zip file named StudentID\_lab1.zip
  - Submit to NTHU eeclass
  - Deadline: 9/21 (Thr.) 23:59
    - 30% off for the late submission penalty

### Report

- Brief introduction about the overall system
- What is observed & learned
- Screen dump
  - Performance
  - Utilization
  - Interface
  - Co-simulation transcript/waveform
  - Jupyter Notebook execution results



### TA Information

• Yang-Che Chen / 陳揚哲/ bb890825@gmail.com

• TA session: Mon. 16:00 ~ 17:00

• Location: Delta 839